

## N-Channel Depletion-Mode Vertical DMOS FETs

**Ordering Information** 

| BV <sub>DSX</sub> / | R <sub>DS(ON)</sub> (max) | I <sub>DSS</sub> | Order Number / Package |          |           |  |  |
|---------------------|---------------------------|------------------|------------------------|----------|-----------|--|--|
| BV <sub>DGX</sub>   |                           | (min)            | TO-92                  | TO-220   | TO-243AA* |  |  |
| 350V                | 25Ω                       | 150mA            | DN2535N3               | DN2535N5 | _         |  |  |
| 400V                | 25Ω                       | 150mA            | DN2540N3               | DN2540N5 | DN2540N8  |  |  |

<sup>\*</sup> Same as SOT-89. Product shipped on 2000 piece carrier tape reels.

#### **Features**

- ☐ High input impedance
- Low input capacitance
- □ Fast switching speeds
- Low on resistance
- Free from secondary breakdown
- Low input and output leakage

#### **Applications**

- Normally-on switches
- Solid state relays
- Converters
- Linear amplifiers
- Constant current sources
- Power supply circuits
- ☐ Telecom

#### **Absolute Maximum Ratings**

| Drain-to-Source Voltage           | $BV_{DSX}$      |
|-----------------------------------|-----------------|
| Drain-to-Gate Voltage             | $BV_{DGX}$      |
| Gate-to-Source Voltage            | ± 20V           |
| Operating and Storage Temperature | -55°C to +150°C |
| Soldering Temperature*            | 300°C           |

<sup>\*</sup> Distance of 1.6 mm from case for 10 seconds.

## Product marking for TO-243AA:

DN5D\*

Where \* = 2-week alpha date code

#### Advanced DMOS Technology

Not recommended for new designs. For products in TO-92 (N3) package and TO-243AA(N8) package, please use DN3535 or DN3545 instead.

These low threshold depletion-mode (normally-on) transistors utilize an advanced vertical DMOS structure and Supertex's well-proven silicon-gate manufacturing process. This combination produces devices with the power handling capabilities of bipolar transistors and with the high input impedance and positive temperature coefficient inherent in MOS devices. Characteristic of all MOS structures, these devices are free from thermal runaway and thermally-induced secondary breakdown.

Supertex's vertical DMOS FETs are ideally suited to a wide range of switching and amplifying applications where high breakdown voltage, high input impedance, low input capacitance, and fast switching speeds are desired.

## **Package Options**



## **Thermal Characteristics**

| Package  | I <sub>D</sub> (continuous)* | I <sub>D</sub> (pulsed) | Power Dissipation<br>@ T <sub>C</sub> = 25°C | θ <sub>jc</sub><br>°C/W | θ <sub>ja</sub><br>°C/W | I <sub>DR</sub> * | I <sub>DRM</sub> |
|----------|------------------------------|-------------------------|----------------------------------------------|-------------------------|-------------------------|-------------------|------------------|
| TO-92    | 120mA                        | 500mA                   | 1.0W                                         | 125                     | 170                     | 120mA             | 500mA            |
| TO-220   | 500mA                        | 500mA                   | 15.0W                                        | 8.3                     | 70                      | 500mA             | 500mA            |
| TO-243AA | 170mA                        | 500mA                   | $1.6W (T_A = 25^\circ)^\dagger$              | 15                      | 78 <sup>†</sup>         | 170mA             | 500mA            |

 $<sup>^*</sup>$  I<sub>D</sub> (continuous) is limited by max rated T<sub>i</sub>.

## Electrical Characteristics (@ 25°C unless otherwise specified)

| Symbol               | Parameter                                           |        | Min  | Тур | Max  | Unit         | Conditions                                                 |
|----------------------|-----------------------------------------------------|--------|------|-----|------|--------------|------------------------------------------------------------|
| $BV_{DSX}$           | Drain-to-Source                                     | DN2540 | 400  |     |      | V            | $V_{GS} = -5V, I_{D} = 100\mu A$                           |
|                      | Breakdown Voltage                                   | DN2535 | 350  |     |      |              |                                                            |
| V <sub>GS(OFF)</sub> | Gate-to-Source OFF Voltage                          |        | -1.5 |     | -3.5 | ٧            | $V_{DS} = 25V, I_{D} = 10\mu A$                            |
| $\Delta V_{GS(OFF)}$ | Change in V <sub>GS(OFF)</sub> with Temperature     |        |      |     | 4.5  | mV/°C        | $V_{DS} = 25V, I_{D} = 10\mu A$                            |
| I <sub>GSS</sub>     | Gate Body Leakage Current                           |        |      |     | 100  | nA           | $V_{GS} = \pm 20V, V_{DS} = 0V$                            |
| I <sub>D(OFF)</sub>  | I <sub>D(OFF)</sub> Drain-to-Source Leakage Current |        |      |     | 10   | μΑ           | $V_{GS} = -10V$ , $V_{DS} = Max$ Rating                    |
|                      |                                                     |        |      |     | 1    | mA           | $V_{GS} = -10V$ , $V_{DS} = 0.8$ Max Rating $T_A = 125$ °C |
| I <sub>DSS</sub>     | Saturated Drain-to-Source Current                   |        | 150  |     |      | mA           | $V_{GS} = 0V, V_{DS} = 25V$                                |
| R <sub>DS(ON)</sub>  | Static Drain-to-Source ON-State Resistance          |        |      | 17  | 25   | Ω            | $V_{GS} = 0V, I_{D} = 120mA$                               |
| $\Delta R_{DS(ON)}$  | Change in R <sub>DS(ON)</sub> with Temperature      |        |      |     | 1.1  | %/°C         | $V_{GS} = 0V, I_{D} = 120mA$                               |
| G <sub>FS</sub>      | Forward Transconductance                            |        |      | 325 |      | m <b>⊡</b> □ | I <sub>D</sub> = 100mA, V <sub>DS</sub> = 10V              |
| C <sub>ISS</sub>     | Input Capacitance                                   |        |      | 200 | 300  |              | $V_{GS} = -10V, V_{DS} = 25V$                              |
| C <sub>OSS</sub>     | Common Source Output Capacitance                    |        |      | 12  | 30   | pF           | f = 1 MHz                                                  |
| C <sub>RSS</sub>     | Reverse Transfer Capacitance                        |        |      | 1   | 5    |              |                                                            |
| t <sub>d(ON)</sub>   | Turn-ON Delay Time                                  |        |      |     | 10   |              | $V_{DD} = 25V$ ,                                           |
| t <sub>r</sub>       | Rise Time                                           |        |      |     | 15   | ns           | I <sub>D</sub> = 150mA,                                    |
| t <sub>d(OFF)</sub>  | Turn-OFF Delay Time                                 |        |      |     | 15   |              | $R_{GEN} = 25\Omega$                                       |
| t <sub>f</sub>       | Fall Time                                           |        |      |     | 20   |              |                                                            |
| V <sub>SD</sub>      | Diode Forward Voltage Drop                          |        |      |     | 1.8  | V            | $V_{GS} = -10V, I_{SD} = 120mA$                            |
| t <sub>rr</sub>      | Reverse Recovery Time                               |        |      | 800 |      | ns           | V <sub>GS</sub> = -10V, I <sub>SD</sub> = 1A               |

#### Notes:

- 1. All D.C. parameters 100% tested at 25°C unless otherwise stated. (Pulse test: 300µs pulse, 2% duty cycle.)
- 2. All A.C. parameters sample tested.





<sup>†</sup> Mounted on FR5 board, 25mm x 25mm x 1.57mm. Significant  $P_D$  increase possible on ceramic substrate.  $T_A = 25^{\circ}C$ 

# **Typical Performance Curves**





Saturation Characteristics









# **Typical Performance Curves**













12/13/010